IP Design Verification Engineer (intel)
Job posting number: #148108 (Ref:JR0261223)
This Job Posting is Expired.
Job Description
Job Description
The Foundational Security team (FST) is looking for logic validation engineers keen to work on a scalable IP design. Candidate will be responsible for the validation of new IP roadmap features as part of FST's HW IP developing HW security for various market segments across Intel.As a member of the team, the candidate would be responsible for driving scalable IP development while also making the Design Integration and SOC delivery a fully automated solution. Candidate will be part of an IP team working closely with other verification engineers, RTL design engineers, micro-architects, and other team members in determining the proper implementation strategy for new design, ensure quality of design, and develop test-plans, verification environment, and drive delivery to SoC. They will have an opportunity to learn and contribute towards making Intel Hardware more secure
Excellent communication and organization skills are critical, along with teamwork, and must demonstrate strong technical skills, along with having passion for design or validation.
Must have strong orientation for Quality and Commit and Deliver and Drive Innovation/efficiencies and have strong strategic thinking to come up w/ paradigm shift solutions to critical design/validation challenges.
Behavioral traits:
Strong analysis, debugging skills, and creative in problem solving.
JOB IS FROM: italents.netVIEWQualifications
Minimum Qualifications:The candidate must possess a minimum of bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or equivalent.
-0-2 years of relevant logic design/pre-silicon verification experience with multiple project cycles.
-Advanced English level
- Costa Rican unrestricted work permit.
-0-2 years of logic design/pre-silicon verification experience with various tools and methodologies including but not limited to:
System Verilog
RTL simulators
Testbench development
Work experience with system Verilog or OVM or UVM or Object-Oriented Programming (OOP)
VLSI or Structural and Physical design flow/methodology experience.
Preferred Qualifications:
RTL model build
Power-aware simulation
Coverage-based random constraint simulation
Capable in developing testplans, tests and verification environment based on High Level Architecture specifications.
Power management, IOSF, AHB, PCI express or any industry standard BUS protocol experience a plus
OVM / UVM
Scripting (Python/Perl/Shell)
Interactive debugger